# **MOS EPROMs** # MM1702A 2048-Bit (256 × 8) UV Erasable PROM ### **General Description** The MM1702A is a 256 word by 8-bit electrically programmable ROM ideally suited for uses where fast turn-around and pattern experimentation are important. The MM1702A undergoes complete programming and functional testing on each bit position prior to shipment, thus insuring 100% programmability. The MM1702AQ is packaged in a 24-pin dual-in-line package with a transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written into the device. The MM1702AD is packaged in a 24-pin dual-in-line package with a metal lid and is not erasable. The circuitry of the MM1702A is entirely static; no clocks are required. A pin-for-pin metal mask programmed ROM, the MM1302 is ideal for large volume production runs of systems initially using the MM1702A. The MM1702A is fabricated with silicon gate technology. This low threshold technology allows the design and production of higher performance MOS circuits and provides a higher functional density on a monolithic chip than conventional MOS technologies. #### **Features** - Fast programming-30 seconds for all 2048 bits - All 2048 bits guaranteed programmable—100% factory tested - Fully decoded, 256 x 8 organization - Static MOS-no clocks required - Inputs and outputs DTL and TTL compatible - TRI-STATE<sup>®</sup> output—OR-tie capability - Simple memory expansion—chip select input lead - Direct replacement for the Intel 1702A ### **Block and Connection Diagrams** #### Pin Names | ĺ | A0-A7 | Address Inputs | |---|-----------------------------------------|-------------------| | | <del>cs</del> | Chip Select Input | | | D <sub>OUT 1</sub> - D <sub>OUT 8</sub> | Data Outputs | Order Number MM1702AQ See NS Package J24CQ #### Pin Connections\* | MODE/PIN | 12 | 13 | 14 | 15 | 16 | 22 | 23 | |-------------|--------------------|-----------------|------|--------------------|-----------------------------------------|--------------------|--------------------| | | (V <sub>CC</sub> ) | (PROGRAM) | (CS) | (V <sub>BB</sub> ) | (V <sub>GG</sub> ) | (V <sub>CC</sub> ) | (V <sub>CC</sub> ) | | Read | V <sub>CC</sub> | V <sub>CC</sub> | GND | V <sub>CC</sub> | $V_{GG}$ Pulsed $V_{GG}$ ( $V_{IL4P}$ ) | V <sub>CC</sub> | V <sub>CC</sub> | | Programming | GND | Program Pulse | GND | V <sub>BB</sub> | | GND | GND | <sup>\*</sup>The external lead connections to the MM1702A differ, depending on whether the device is being programmed or used in read mode. (See following table.) In the programming mode, the data inputs are pins 4—11 respectively. #### **Absolute Maximum Ratings** (Note 1) Storage Temperature -65°C to +125°C Power Dissipation Read Operation Input Voltages and Supply Voltages with +0.5V to =20V Respect to V<sub>CC</sub> Program Operation Input Voltages and Supply Voltages with -48V Respect to $V_{CC}$ Lead Temperature (Soldering, 10 seconds) 300°C #### **Read Operation DC Characteristics** $T_A = 0^{\circ} C$ to +70°C, $V_{CC} = +5 V \pm 5\%$ , $V_{DD} = -9 V \pm 5\%$ , $V_{GG} = -9 V \pm 5\%$ , unless otherwise noted. Typical values are at nominal voltages and $T_A = 25^{\circ} C$ . (Note 2) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|----------------------|-------| | ILI | Address and Chip Select<br>Input Load Current | V <sub>IN</sub> = 0.0V | | | 1 | μΑ | | ILO | Output Leakage Current | V <sub>OU1</sub> = 0.0V, $\overline{CS}$ = V <sub>CC</sub> -2 | | | 1 1 | μΑ | | I <sub>DDO</sub> | Power Supply Current | $V_{GG} = V_{CC}, \overline{CS} = V_{CC} - 2$ $I_{OL} = 0.0 \text{ mA}, T_{A} = 25^{\circ}\text{C},$ (Note 2) | | 5 | 10 | mA | | I <sub>DD1</sub> | Power Supply Current | $\overline{\text{CS}} = \text{V}_{\text{CC}} - 2, \text{I}_{\text{OL}} = 0.0 \text{ mA},$ $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ | | 35 | 50 | mA | | I <sub>DD2</sub> | Power Supply Current | $\overline{\text{CS}} = 0.0$ , $I_{\text{OL}} = 0.0 \text{ mA}$ , $T_{\text{A}} = 25^{\circ}\text{C}$ | | 32 | 46 | mA · | | I <sub>DD3</sub> | Power Supply Current | $\overline{\text{CS}} = V_{\text{CC}} - 2$ , $I_{\text{OL}} = 0.0 \text{ mA}$ ,<br>$T_{\text{A}} = 0^{\circ}\text{C}$ | | 38.5 | 60 | mA . | | I <sub>CF1</sub> | Output Clamp Current | $V_{OUT} = -1.0V, T_A = 0^{\circ}C$ | | 8 | 14 | mA | | I <sub>CF2</sub> | Output Clamp Current | $V_{OUT} = -1.0, T_A = 25^{\circ}C$ | | | 13 | mA | | $I_{GG}$ | Gate Supply Current | | | | 1 1 | μΑ | | V <sub>IL1</sub> | Input Low Voltage for TTL Interface | | -1.0 | | V <sub>cc</sub> -4.1 | V | | V <sub>IL2</sub> | Input Low Voltage for MOS Interface | | V <sub>DD</sub> | | V <sub>cc</sub> -6 | V | | V <sub>IH</sub> | Address and Chip<br>Select Input High<br>Voltage | | V <sub>cc</sub> -2 | | V <sub>CC</sub> +0.3 | V | | IOL | Output Sink Current | V <sub>OUT</sub> = 0.45V | 1.6 | 4 | | mA | | I <sub>OH</sub> | Output Source Current | V <sub>OUT</sub> = 0.0V | -2.0 | | | mA | | VoL | Output Low Voltage | I <sub>OL</sub> = 1.6 mA | | 0.7 | 0.45 | v | | VoH | Output High Voltage | I <sub>OH</sub> = -100μA | 3.5 | 4.5 | | V | Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Note 2: Power-Down Option: VGG may be clocked to reduce power dissipation. The average IDD will vary between IDD0 and IDD1 depending on the VGG duty cycle (see typical characteristics). For this option, please specify MM1702AL. # **Read Operation AC Characteristics** $T_A = 0^{\circ} C$ to $+70^{\circ} C$ , $V_{CC} = +5 V \pm 5\%$ , $V_{DD} = -9 V \pm 5\%$ , $V_{GG} = -9 V \pm 5\%$ , unless otherwise noted. | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |-----------------|--------------------------------------------------------|-----|-----|-----|-------| | Freq. | Repetition Rate | | | 1 | MHz | | t <sub>OH</sub> | Previous Read Data Valid | | 1 | 100 | ns | | tACC | Address to Output Delay | | 0.7 | 1 1 | μs | | tovgg | Clocked V <sub>GG</sub> Set-Up (Note 1) | . 1 | | | μς | | t <sub>CS</sub> | Chip Select Delay | , | | 100 | ns | | tco | Output Delay From CS | | | 900 | nș | | t <sub>op</sub> | Output Deselect | | | 300 | ns | | tonc | Data Out Hold in Clocked V <sub>GG</sub> Mode (Note 1) | | | 5 | μs | # Capacitance Characteristics T<sub>A</sub> = 25°C (Note 3) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------|-----------------------------------------|-----------------|-------------------------------------------------------------------------|-----|-----|---------|-------| | C <sub>IN</sub> | Input Capacitance | All Unused | V <sub>IN</sub> = V <sub>CC</sub> | | 8 | ,<br>15 | pF | | Cout | Output Capacitance | Pins Are | CS = V <sub>cc</sub> | | 10 | 15 | pF | | C <sub>VGG</sub> | V <sub>GG</sub> Capacitance<br>(Note 1) | At ac<br>Ground | V <sub>OUT</sub> = V <sub>CC</sub><br>V <sub>GG</sub> = V <sub>CC</sub> | | | 30 | pF | Note 3: This parameter is periodically sampled and is not 100% tested. # **Read Operation Switching Time Waveforms** (a) Constant V<sub>GG</sub> Operation Conditions or rest: Input pulse amplitudes: 0–4V, t<sub>i</sub>, t<sub>i</sub> $\leq$ 50 ns. Output load is 1 TTL gate; measurement and a context of TTL pate $(t_{i-1} < 15 \text{ ms})$ C, a 15 p. #### (b) Power-Down Option (Note 1) Note 1: The output will remain valid for $t_{OMC}$ as long as clocked $V_{GG}$ is at $V_{CC}$ . All address change may occur as soon as the output is sensed (clocked $V_{GG}$ may still be a $V_{CC}$ ). Data becomes invalid for the old address when clocked $V_{GG}$ is returned to $V_{GG}$ . Note 2: If $\overline{CS}$ makes a transition from $V_{1L}$ to $V_{1H}$ while clocked $V_{GG}$ is at $V_{GG}$ , the deselection of output occurs at $t_{CG}$ as shown in static operation with constant $V_{GG}$ # Programming Operation DC Characteristics $T_A = 25^{\circ}C$ , $V_{CC} = 0V$ , $V_{BB} = 12V \pm 10\%$ , $\overline{CS} = 0V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------|---------------------------------------------------------|----------------------------------------------------------------|-----|-----|------------|-------| | ILITE | Address and Data Input<br>Load Current | V <sub>IN</sub> = -48V | | | 10 | mA | | t <sub>LI2P</sub> | Program and V <sub>GG</sub> Load<br>Current | V <sub>IN</sub> = -48V | | - | 10 | mA | | I <sub>BB</sub> | V <sub>BB</sub> Supply Load Current | (Note 5) | | 10 | 100 | . mA | | I <sub>DDP</sub> | Peak I <sub>DD</sub> Supply Load<br>Current | $V_{DD} = V_{PROG} = -48V$<br>$V_{GG} = -35V \text{ (Note 4)}$ | | 200 | 300 | mA | | VIHP | Input High Voltage | | | | 0.3 | V | | V <sub>IL1P</sub> | Pulsed Data Input Low<br>Voltage | | -46 | | <b>−48</b> | . V | | V <sub>IL2P</sub> | Address Input Low Voltage | | -40 | | -48 | v | | V <sub>IL3P</sub> | Pulsed Input Low V <sub>DD</sub> and<br>Program Voltage | ·<br>· | -46 | | -48 | V | | V <sub>IL4P</sub> | Pulsed Input Low V <sub>GG</sub><br>Voltage | | -35 | | -40 | V | Note 4: $I_{DDP}$ flows only during $V_{DD}$ , $V_{GG}$ on time. $I_{DDP}$ should not be allowed to exceed 300 mA for greater than $100\mu s$ . Average power supply current $I_{DDP}$ is typically 40 mA at 20% duty cycle. Note 5: The VBB supply must be limited to 100 mA max current to prevent damage to the device. Programming Operation AC Characteristics $T_A = 25^{\circ}C$ , $V_{CC} = 0V$ , $V_{BB} = 12V \pm 10\%$ , $\overline{CS} = 0V$ unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------|-------------------------------------------------|-----------------------------------------------------------------------|-----|-----|-----|-------| | | Duty Cycle (V <sub>DD</sub> , V <sub>GG</sub> ) | | | | 20 | % | | l <sub>φPW</sub> | Program Pulse Width | V <sub>GG</sub> = -35V, V <sub>DD</sub> =<br>V <sub>PROG</sub> = -48V | | | 3 | ms | | t <sub>DW</sub> | Data Set-Up Time | | 25 | | | μs | | t <sub>DH</sub> | Data Hold Time | | 10 | | | μs | | t <sub>VW</sub> | V <sub>DD</sub> , V <sub>GG</sub> Set-Up | | 100 | | | μs | | t <sub>VD</sub> | V <sub>DD</sub> , V <sub>GG</sub> Hold | | 10 | | 100 | μs | | tACW | Address Complement<br>Set-Up | (Note 6) | 25 | | · | μs | | t <sub>ACH</sub> | Address Complement<br>Hold | (Note 6) | 25 | | | μs | | tATW | Address True Set-Up | 5 | 10 | | | μs | | t <sub>ATH</sub> | Address True Hold | | 10 | | | μs | Note 6: All 8 address bits must be in the complement state when pulsed $V_{DD}$ and $V_{GG}$ move to their negative levels. The addresses (0–255) must be programmed as shown in the timing diagram until data reads true, then over-programmed 4 times that amount. (Symbolized by x + 4x.) # **Programming Operation Switching Time Waveforms** Conditions of Test: Input pulse rise and fall times \_ Iµs CS = OV #### **Typical Performance Characteristics** #### Operation of the MM1702A in Program Mode Initially, all 2048 bits of the ROM are in the "0" state (output low). Information is introduced by selectively programming "1's" (output high) in the proper bit locations. Word address selection is done by the same decoding circuitry used in the READ mode (see table for logic levels). All 8 address bits must be in the binary complement state when pulsed $V_{\rm DD}$ and $V_{\rm GG}$ move to their negative levels. The addresses must be held in their binary complement state for a minimum of 25µs after $V_{\rm DD}$ and $V_{\rm GG}$ have moved to their negative levels. The addresses must then make the transition to their true state a minimum of $10\mu$ s before the program pulse is applied. The addresses should be programmed in the sequence 0–255 for a minimum of 32 times. The eight output terminals are used as data inputs to determine the information pattern in the eight bits of each word. A low data input level (-48V) will program a "1" and a high data input level (ground) will leave a "0" (see table on page 4-4). All eight bits of one word are programmed simultaneously be setting the desired bit information patterns on the data input terminals. During the programming, $V_{\text{GG}},\,V_{\text{DD}}$ and the Program Pulse are pulsed signals. #### **MM1702A Erasing Procedure** The MM1702A may be erased by exposure to high intensity short-wave ultraviolet light at a wavelength of 2537Å. The recommended integrated dose (i.e., UV intensity x exposure time) is 6W sec/cm². Examples of ultraviolet sources which can erase the MM1702A in 10 to 20 minutes are the Model UVS-54 and Model S-52 short-wave ultraviolet lamps manufactured by Ultra-Violet Products, Inc. (5114 Walnut Grove Avenue, San Gabriel, California). The lamps should be used with- out short-wave filters, and the MM1702A to be erased should be placed about one inch away from the lamp tubes. There exists no absolute rule for erase time. Establish a worst case time required with the equipment. Then over-erase by a factor of 2, i.e., if the device appears erased after 8 minutes, continue exposure for an additional '16 minutes for a total of 24 minutes. (May be expressed as x + 2x.)